

# LTC3539/LTC3539-2

2A, 1MHz/2MHz Synchronous Step-Up DC/DC Converters

# FEATURES

- <sup>n</sup> **Delivers 3.3V at 900mA From 2 Alkaline/NiMH Cells**
- Delivers 5V at 900mA From a Lithium-Polymer **Battery**
- <sup>n</sup> **VIN Start-Up Voltage: 700mV**
- **n 1.5V** to 5.25V V<sub>OUT</sub> Range
- Up to 94% Efficiency
- **Notation V**<sub>IN</sub> > V<sub>OUT</sub> Operation
- $\blacksquare$  ±1.5% Feedback Voltage Tolerance
- <sup>n</sup> 1MHz (LTC3539) or 2MHz (LTC3539-2) Fixed Frequency Operation
- Output Disconnect
- Selectable Burst Mode<sup>®</sup> or PWM Operation
- 10µA Quiescent Current
- Logic Controlled Shutdown: <1µA
- Requires Only 6 External Components
- **DED** Low Profile (2mm  $\times$  3mm  $\times$  0.75mm) DFN Package

# APPLICATIONS

- $\blacksquare$  Medical Instruments
- Portable Bar Code Scanners
- <sup>n</sup> Noise Canceling Headphones
- **Portable GPS Navigation**
- Handheld PCs

# TYPICAL APPLICATION

#### **Wide VIN, High Power 3.3V Regulator**



# **DESCRIPTION**

The [LTC®3539/LTC3539-2](http://www.linear.com/product/LTC3539) are synchronous, 2A step-up DC/DC converters with output disconnect. Synchronous rectification enables high efficiency in the low profile  $2mm \times 3mm$  DFN package. Battery life is extended with a 700mV start-up voltage and operation down to 500mV once started.

A switching frequency of 1MHz (LTC3539) or 2MHz (LTC3539-2) minimizes solution footprint by allowing the use of tiny, low profile inductors and ceramic capacitors. The current mode PWM design is internally compensated, reducing external parts count. The LTC3539/LTC3539-2 feature a pin-enabled automatic Burst Mode operation at light load conditions. Anti-ring circuitry reduces EMI by damping the inductor in discontinuous mode. Additional features include a low shutdown current of under 1µA and thermal overload protection.

The LTC3539/LTC3539-2 are offered in a 2mm  $\times$  3mm  $\times$ 0.75mm DFN package.

 $I$ , LT, LTC, LTM and Burst Mode are registered trademarks and ThinSOT is a trademark of Linear Technology Corporation. All other trademarks are the property of their respective owners.

#### **Efficiency and Power Loss vs Load Current**





1

#### ABSOLUTE MAXIMUM RATINGS PIN CONFIGURATION **(Note 1)**





# ORDER INFORMATION



Consult LTC Marketing for parts specified with wider operating temperature ranges. Consult LTC Marketing for information on non-standard lead based finish parts.

For more information on lead free part marking, go to: http://www.linear.com/leadfree/

For more information on tape and reel specifications, go to: http://www.linear.com/tapeandreel/

# ELECTRICAL CHARACTERISTICS The  $\bullet$  denotes the specifications which apply over the specified

temperature range of –40°C to 85°C, otherwise specifications are at T<sub>A</sub> = 25°C. V<sub>IN</sub> = 1.2V, V<sub>OUT</sub> = 3.3V, unless otherwise noted.





### **ELECTRICAL CHARACTERISTICS** The  $\bullet$  denotes the specifications which apply over the specified





**Note 1:** Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. Exposure to any Absolute Maximum Rating condition for extended periods may affect device reliability and lifetime.

**Note 2:** The LTC3539E/LTC3539E-2 is guaranteed to meet performance specifications from 0°C to 85°C. Specifications over –40°C to 85°C operating temperature range are assured by design, characterization and correlation with statistical process controls.

**Note 3:** Specification is guaranteed by design and not 100% tested in production.

**Note 4:** Current measurements are made when the output is not switching. **Note 5:** This IC includes overtemperature protection that is intended to protect the device during momentary overload conditions. Junction temperature will exceed 125°C when overtemperature protection is active. Continuous operation above the specified maximum operating junction temperature may result in device degradation or failure.

**Note 6:** Failure to solder the exposed backside of the package to the PC board ground plane will result in a thermal resistance much higher than 64°C/W.

### **TYPICAL PERFORMANCE CHARACTERISTICS** (T<sub>A</sub> = 25°C unless otherwise noted)







3

### **TYPICAL PERFORMANCE CHARACTERISTICS** (T<sub>A</sub> = 25°C unless otherwise noted)



**Minimum Load Resistance During Start-Up vs V<sub>IN</sub>** 



**Burst Mode Threshold Current vs V<sub>IN</sub>; V<sub>OUT</sub> = 3.3V** 



**Burst Mode Threshold Current vs V<sub>IN</sub>; V<sub>OUT</sub> = 1.8V** 



**Burst Mode Threshold Current vs VIN; VOUT = 2.5V**

3539 G05

 $V_{OUT} = 1.8V$  $V_{OUT} = 2.5V$  $V_{OUT} = 3.3V$  $V_{OUT} = 5V$ 



LOAD CURRENT (mA)

**Burst Mode Threshold Current**   $vs$  V<sub>IN</sub>; V<sub>OUT</sub> = 5V



**Normalized Current Limit vs VOUT** 







# TYPICAL PERFORMANCE CHARACTERISTICS







Start-Up Voltage vs Temperature **Fixed Frequency SW and I<sub>L(AC)</sub> Burst Mode SW and I<sub>L(AC)</sub>** 





















# PIN FUNCTIONS

**SW (Pin 1):** Switch Pin. Connect inductor between SW and  $V_{IN}$ . Keep PCB trace lengths as short and wide as possible to reduce EMI. If the inductor current falls to zero, or SHDN is low, an internal anti-ring resistor is connected from SW to  $V_{IN}$  to minimize EMI.

**PGND (Pin 2), GND (Pin 3):** Signal and Power Ground. Provide a short direct PCB path between PGND, GND and the (–) side of the input and output capacitors.

**V<sub>IN</sub>** (Pin 4): Battery Input Voltage. Connect a minimum of 2.2µF ceramic decoupling capacitor from this pin to ground.

**SHDN (Pin 5):** Logic Controlled Shutdown Input. There is an internal  $4M\Omega$  pull-down on this pin.

SHDN = High: Normal operation.

 $\overline{SHDN}$  = Low: Shutdown, quiescent current <1 $\mu$ A.

**FB (Pin 6):** Feedback Input to the  $g_m$  Error Amplifier.

Connect resistor divider tap to this pin. The output voltage can be adjusted from 1.5V to 5.25V by:  $V_{\text{OUT}} = 1.20V$  $\bullet$  [1 + (R2/R1)]

**MODE (Pin 7):** Burst Mode Pin. A logic controlled input to select either automatic Burst Mode operation or forced fixed frequency operation.

MODE = High: Burst Mode operation at light loads

MODE = Low: Fixed frequency PWM Mode

**V<sub>OUT</sub>** (Pin 8): Output Voltage Sense and Drain of the Internal Synchronous Rectifier. PCB trace length from  $V_{\text{OUT}}$  to the output filter capacitor should be as short and wide as possible.

**Exposed Pad (Pin 9):** The exposed pad must be soldered to the PCB ground plane. It serves as another ground connection, and as a means of conducting heat away from the die.





# **OPERATION**

### **DETAILED DESCRIPTION**

The LTC3539 is a high power synchronous boost converter in an 8-lead  $2mm \times 3mm$  DFN package. With the ability to start up and operate from inputs of 700mV, the device features fixed frequency, current mode PWM control for exceptional line and load regulation. The current mode architecture with adaptive slope compensation provides excellent transient load response, requiring minimal output filtering. Internal soft-start and internal loop compensation simplifies the design process while minimizing the number of external components. The switching frequency of the LTC3539isnominally 1MHz, while theLTC3539-2 switches at 2MHz. Operation of the LTC3539 and LTC3539-2 is identical in all other respects.

With its low  $R_{DS(ON)}$  and low gate charge internal N-channel MOSFET switch and P-channel MOSFET synchronous rectifier, the LTC3539 achieves high efficiency over a wide range of load current. Burst Mode operation maintains high efficiency at very light loads, reducing the quiescent current to just 10µA.

Converter operation can be best understood by referring to the Block Diagram.

### **Low Voltage Start-Up**

The LTC3539 includes an independent start-up oscillator designed to start up at an input voltage of 0.7V (typical). Soft-start and inrush current limiting are provided during start-up, as well as normal mode.

When either  $V_{IN}$  or  $V_{OUT}$  exceeds 1.4V typical, the IC enters normal operating mode. Once the output voltage exceeds the input by 0.24V, the IC powers itself from  $V_{\text{OUT}}$  instead of  $V_{\text{IN}}$ . At this point the internal circuitry has no dependency on the  $V_{IN}$  input voltage, eliminating the requirement for a large input capacitor. The input voltage can drop as low as 0.5V. The limiting factor for the application becomes the ability of the power source to supply sufficient energy to the output at the low voltages, and the maximum duty cycle, which is clamped at 90% typical. Note that at low input voltages, small voltage drops due

to series resistance become critical, and greatly limit the power delivery capability of the converter.

### **Low Noise Fixed Frequency Operation**

*Soft-Start:* The LTC3539/LTC3539-2 contains internal circuitry to provide soft-start operation. The internal soft-start circuitry ramps the peak inductor current from zero to its peak value of 2.6A (typical) in approximately 0.5ms, allowing start-up into heavy loads. The soft-start circuitry is reset in the event of a thermal shutdown or shutdown command.

*Oscillator:* An internal oscillator sets the switching frequency to 1MHz for the LTC3539, and 2MHz for the LTC3539-2.

*Shutdown:* The part is shutdown by pulling the **SHDN** pin below 0.3V, and activated by pulling the SHDN pin above 0.88V. Note that  $\overline{SHDN}$  can be driven above V<sub>IN</sub> or  $V_{\text{OUT}}$ , as long as it is limited to less than the absolute maximum rating.

*Error Amplifier:* The error amplifier is a transconductance type. The non-inverting input is internally connected to the 1.2V reference and the inverting input is connected to FB. Clamps limit the minimum and maximum error amp output voltage for improved large signal transient response. Power converter control loop compensation is provided internally. A voltage divider from  $V_{OUT}$  to ground programs the output voltage via FB from 1.5V to 5.25V.  $V_{\text{OUT}} = 1.2V \cdot [1 + (R2/R1)].$ 

*Current Sensing:* Lossless current sensing converts the peak current signal of the N-channel MOSFET switch into a voltage which is summed with the internal slope compensation. The summed signal is compared to the error amplifier output to provide a peak current control command for the PWM.

*Current Limit:* The current limit comparator shuts off the N-channel MOSFET switch once its threshold is reached. Peak switch current is limited to approximately 2.6A, independent of input or output voltage, unless  $V_{OUT}$  falls below 0.7V, in which case the current limit is cut in half.



7

# **OPERATION**

*Zero Current Comparator:* The zero current comparator monitors the inductor current to the output and shuts off the synchronous rectifier once this current reduces to approximately 40mA. Thisprevents the inductor currentfrom reversing in polarity, improving efficiency at light loads.

*Synchronous Rectifier:* The P-channel MOSFET synchronous rectifier is disabled when  $V_{\text{OUT}}$  is much less than  $V_{\text{IN}}$ . This is to control inrush current and to prevent inductor current from running away

*Anti-ringing Control:* The anti-ringing control connects a resistor across the inductor to prevent high frequency ringing on the SW pin during discontinuous current mode operation. The ringing of the resonant circuit formed by L and  $C_{SW}$  (capacitance on SW pin) is low energy, but can cause EMI radiation.

*Output Disconnect:* The LTC3539 is designed to allow true output disconnect by eliminating body diode conduction of the internal P-channel MOSFET rectifier. This allows  $V_{OUT}$ to go to zero volts during shutdown, drawing no current from the input source. It also provides inrush current limiting at turn-on, minimizing surge currents seen by the input supply. Note that to obtain the advantages of output disconnect, there must not be an external Schottky diode connected between the SW pin and  $V_{\text{OUT}}$ . The output disconnect feature also allows  $V_{\text{OUT}}$  to be pulled high, without any reverse current into a battery on  $V_{\text{IN}}$ .

*Thermal Shutdown:* If the die temperature exceeds 160°C, the device will go into thermal shutdown. All switches will be turned off and the internal soft-start capacitor will be discharged. The device will be enabled again when the die temperature drops by about 15°C.

### **Burst Mode Operation**

When Burst Mode operation is enabled by bringing the MODE pin above 0.88V, the LTC3539 will automatically enter Burst Mode operation at light load current, then return to fixed frequency PWM mode when the load increases. Refer to the typical performance characteristics to see the output load Burst Mode threshold vs  $V_{IN}$ . The load current at which Burst Mode operation is entered can be changed by adjusting the inductor value. Raising the inductor value will lower the load current at which Burst Mode operation is entered.

In Burst Mode operation, the LTC3539 still switches at a fixed frequency, using the same error amplifier and loop compensation for peak current mode control. This control method eliminates any output transient when switching between modes. In Burst Mode operation, energy is delivered to the output until it reaches the nominal regulation value, then the LTC3539 transitions to Sleep mode where the outputs are off and the LTC3539 consumes only 10µA of quiescent current from  $V_{\text{OUT}}$ . When the output voltage droops slightly, switching resumes. This maximizes efficiency at very light loads by minimizing switching and quiescent current losses. Burst Mode output voltage ripple, which is application sensitive and typically 1% to 2% peak-to-peak if data sheet recommendations are followed, can be reduced by using more output capacitance (47µF or greater).

As the load increases, the LTC3539 will automatically leave Burst Mode operation. Once the LTC3539 has left Burst Mode operation and returned to normal operation, it will remain there until the output load is reduced below the burst threshold.

Burst Mode operation is inhibited during start-up until soft-start is complete and  $V_{\text{OUT}}$  is at least 0.24V greater than VIN.

When the MODE pin is below 0.3V, the LTC3539 features continuous PWM operation. In this mode, at very light loads, the LTC3539 will exhibit pulse-skip operation. If the MODE pin voltage exceeds the greater of  $V_{IN}$  or  $V_{OIII}$ by 0.5V, the MODE pin will sink additional current.

Due to the high inductor current slew rate in 5V output applications, the LTC3539-2 may not enter Burst Mode operation for input voltages less than 1.8V. For 5V applications requiring Burst Mode operation, the 1MHz LTC3539 is recommended. Refer to the Typical Performance Characteristics curves for the Burst Mode thresholds for different input and output voltages.



# APPLICATIONS INFORMATION

### **V<sub>IN</sub>** > V<sub>OUT</sub> Operation

The LTC3539 will maintain output voltage regulation even when the input voltage is above the desired output. Note that the efficiency and the maximum output current capability are reduced. Refer to Typical Performance Characteristics.

### **Short-Circuit Protection**

The LTC3539 output disconnect feature allows an output short circuit while maintaining a maximum internally set current limit. To reduce power dissipation under shortcircuit conditions, the peak switch current limit is reduced to 1.4A (typical).

### **Schottky Diode**

Although it is not required, adding a Schottky diode from SW to  $V_{OUT}$  will improve efficiency by about 2%. Note that this defeats the output disconnect,  $V_{IN} > V_{OUT}$  operation and short circuit protection features.

### **PCB LAYOUT GUIDELINES**

The high speed operation of the LTC3539 demands careful attention to board layout. A careless layout will result in reduced performance. Figure 1 shows the recommended component placement. A large ground pin copper area will help to lower the die temperature. A multilayer board with a separate ground plane is ideal.





### **COMPONENT SELECTION**

#### **Inductor Selection**

The LTC3539 can utilize small surface mount and chip inductors due to the high switching frequency. Inductor values between 3.3µH and 4.7µH for the LTC3539 and between 1.5µH and 2.5µH for the LTC3539-2 are suitable for most applications.\* Larger values of inductance will allow slightly greater output current capability (and lower the Burst Mode threshold) by reducing the inductor ripple current. However, increasing the inductance above 10µH will increase size while providing little improvement in output current capability.

The minimum inductance value is given by:

$$
L > \frac{V_{IN(MIN)} \cdot (V_{OUT(MAX)} - V_{IN(MIN)})}{Ripple \bullet V_{OUT(MAX)} \bullet f}
$$

Where:

 $f = 1$  for the LTC3539 or 2 for the LTC3539-2 Ripple = allowable inductor current ripple (Amps peak-to-peak)

 $V_{IN(MIN)}$  = minimum input voltage

 $V_{\text{OUT}}(MAX)$  = maximum output voltage

The inductor current ripple is typically set for 20% to 40% of the maximum inductor current. High frequency ferrite core inductor materials improve efficiency by reducing frequency dependent power losses compared to cheaper powdered iron types. The inductor should have low ESR (series resistance of the windings) to reduce the  $1<sup>2</sup>R$  power losses, and must accommodate the peak inductor current without saturating. Molded chokes and some chip inductors usually do not have enough core area to support the peak inductor current of 2.6A seen on the LTC3539. To minimize radiated noise, use a shielded inductor. See Table 1 for suggested suppliers and representative components.

\*Single cell applications ( $V_{\text{IN}}$  < 1.6V) should use a 2.2µH inductor for the LTC3539



# APPLICATIONS INFORMATION

#### **Table 1. Representative Inductors**



### **Output and Input Capacitor Selection**

The internal loopcompensationoftheLTC3539isdesigned to be stable with output capacitor values of 22µF or greater. Although ceramic capacitors are recommended, low ESR (equivalent series resistance) tantalum capacitors may be used as well.

Low ESR capacitors should be used to minimize the output voltage ripple. Multilayer ceramic capacitors are an excellent choice as they have extremely low ESR and are available in small footprints. A 22µF to 47µF output capacitor is sufficient for output voltages of 3V or greater.

An output capacitor of up to 100µF is required at lower output voltages. Even with  $V_{OUT}$  greater than 3V, larger values up to 100µF may be used to obtain extremely low output voltage ripple and improve transient response. X5R and X7R dielectric materials are preferred for their ability to maintain capacitance over wide voltage and temperature ranges. Y5V types should not be used.

A small ceramic capacitor in parallel with a larger tantalum capacitor may be used in demanding applications which have large load transients. A feedforward capacitor across the top resistor of the feedback divider (from  $V_{OIII}$  to FB) is usually required to improve transient response. A typical value of 33pF will generally suffice.

Low ESR input capacitors reduce input switching noise and reduce the peak current drawn from the battery. It follows that ceramic capacitors are also a good choice for input decoupling and should be located as close as possible to the device. A 2.2µF input capacitor is sufficient for most applications. Larger values may be used without limitations. Table 2 shows a list of several ceramic capacitor manufacturers. Consult the manufacturers directly for detailed information on their selection of ceramic parts.

#### **Table 2. Capacitor Vendor Information**





# TYPICAL APPLICATIONS



**1 Cell to 1.8V**











### PACKAGE DESCRIPTION

**Please refer to http://www.linear.com/designtools/packaging/ for the most recent package drawings.**

**DCB Package 8-Lead Plastic DFN (2mm** × **3mm)**



RECOMMENDED SOLDER PAD PITCH AND DIMENSIONS APPLY SOLDER MASK TO AREAS THAT ARE NOT SOLDERED



 MOLD FLASH. MOLD FLASH, IF PRESENT, SHALL NOT EXCEED 0.15mm ON ANY SIDE 5. EXPOSED PAD SHALL BE SOLDER PLATED

6. SHADED AREA IS ONLY A REFERENCE FOR PIN 1 LOCATION ON THE

TOP AND BOTTOM OF PACKAGE



### REVISION HISTORY **(Revision history begins at Rev B)**





# RELATED PARTS



